Asynchronous scan path concept for micropipelines using the bundled data convention

authored by
Volker Schöber, Thomas Kiel
Abstract

This paper presents a Scan path design to ease the controllability and observability of Self-timed logic. The Scan path registers operate in asynchronous mode during operation and test. Therefore, no synchronous test clock is necessary during the test mode. New test control modules provide the control sequences to switch between the parallel data path and the serial Scan path. In addition to the data path, the control path and the bundled data interface is integrated into the test concept. The new Scan path register has been developed with low area overhead and a small additional delay in the critical data path. An example is used to verify this DFT modules for the data and the control path. It demonstrates the functionality during test and operational made and the compact realization of the asynchronous scan register.

Organisation(s)
Leibniz Research Centre Energy 2050
Type
Conference article
Journal
IEEE International Test Conference (TC)
Pages
225-231
No. of pages
7
ISSN
1089-3539
Publication date
01.12.1996
Publication status
Published
Peer reviewed
Yes
ASJC Scopus subject areas
Electrical and Electronic Engineering, Applied Mathematics